Run make prog to load the example to the board.
make prog
You must ensure JP2 is shorted to connect the 12MHz FTDI clock to the FPGA.