Sign in
foss-fpga-tools
/
prjtrellis
/
1e03e4e09ae1e7bec0aea3cdfa5658932470a2e2
/
.
/
examples
/
ecp5_evn
/
README.md
blob: fd67495b3d12ed3f777a443bae685489ff5ad842 [
file
] [
log
] [
blame
] [
view
]
# ECP5 Evaluation Board Example
Run
`make prog`
to load the example to the board
.
You
must
ensure
JP2
is
shorted to connect the
12MHz
FTDI clock to the FPGA
.