| commit | 2f20fe85c0aca74ddc9fde5e611f9d0ae7943ab8 | [log] [tgz] |
|---|---|---|
| author | Alain <alainmarcel@yahoo.com> | Mon Nov 18 00:39:17 2019 -0800 |
| committer | Alain <alainmarcel@yahoo.com> | Mon Nov 18 00:39:27 2019 -0800 |
| tree | 77e5b46bc8941d64a9dad68b24bb3b94eb990e2f | |
| parent | 571cd5c66d7047c8b0d3a49c578e90a4ad6a1c66 [diff] |
search paths Signed-off-by: Alain <alainmarcel@yahoo.com>
System Verilog 2017 Pre-processor, Parser
This project aims at providing a complete System Verilog 2017 front-end: a preprocessor, a parser, an elaborator for both design and testbench.
Linter, Simulator, Synthesys tool, Formal tools can use this front-end and be developed either as plugins (linked with) or use this front-end as an intermediate step of their compilation flows using the on-disk memory models (down-converter).
This project is open to contributions from any users! From the commercial vendor to the Verilog enthousiast, all are welcome.
INSTALLmake
For more build/test options and system requirements for building see src/README file.
The executable is located here:
STANDARD VERILOG COMMAND LINE:
Defines a macro and optionally its value
FLOWS OPTIONS:
compilation unit (under slpp_unit/ if -writepp used)
separate compilation units to perform diffs
if "max" is given, the program will use one thread
per core on the host
TRACES OPTIONS:
OUTPUT OPTIONS:
(all compilation units will override this file)
units will generate files under slpp_all/ or slpp_unit/)
`default_nettype in pre-processor's output