| commit | 356a4bf2123fc606ca19fbed9b9c535f149fdec5 | [log] [tgz] |
|---|---|---|
| author | Alain Dargelas <alainmarcel@yahoo.com> | Mon Nov 04 09:24:47 2019 -0800 |
| committer | Alain Dargelas <alainmarcel@yahoo.com> | Mon Nov 04 09:24:47 2019 -0800 |
| tree | 80c91afc2a01fd35b1f34c0e50467760b4c0af82 | |
| parent | 3f4e38faba84ce292e5f05601b70dd598f686411 [diff] |
noisy test
System Verilog 2017 Pre-processor, Parser
This project aims at providing a complete System Verilog 2017 front-end: a preprocessor, a parser, an elaborator for both design and testbench.
Linter, Simulator, Synthesys tool, Formal tools can use this front-end and be developed either as plugins (linked with) or use this front-end as an intermediate step of their compilation flows using the on-disk memory models (down-converter).
This project is open for contribution, any user who needs features built-in or Verilog enthousiast are welcome.
The preprocessor and the parser use Antlr 4.72 as a parser generator.
The preprocessor and the parser ASTs are made persistent on disk using Google Flatbuffers, enabling incremental compilation.
The tool is built thread safe and performs multithread parsing.
Large files/modules/packages are splitted for multi-threading compilation.
Surelog accepts IEEE Simulator-compliant project specification.
Surelog issues Errors/Warning/Info/Notes about language compliance.
Surelog allows for pre-compiled packages (UVM,...).
make
SVIncCompil/README