| commit | 925c1c8877c694f21ea5fee908abb1b11525bdf2 | [log] [tgz] |
|---|---|---|
| author | Alain Dargelas <5085492+alainmarcel@users.noreply.github.com> | Tue Nov 19 08:11:16 2019 -0800 |
| committer | GitHub <noreply@github.com> | Tue Nov 19 08:11:16 2019 -0800 |
| tree | de263bd45b97943d0b8fa97bbcd4a8e067ae0492 | |
| parent | e09abfc8daaf4ceb9c18e1141d344d813e5cafdc [diff] | |
| parent | a09812413d15134027983473d125c391d33047ba [diff] |
Merge pull request #87 from alainmarcel/alainmarcel-patch-1 READMEs
System Verilog 2017 Pre-processor, Parser
This project aims at providing a complete System Verilog 2017 front-end: a preprocessor, a parser, an elaborator for both design and testbench.
Linter, Simulator, Synthesys tool, Formal tools can use this front-end and be developed either as plugins (linked with) or use this front-end as an intermediate step of their compilation flows using the on-disk memory models (down-converter).
This project is open to contributions from any users! From the commercial vendor to the Verilog enthousiast, all are welcome.
INSTALLmake
make install (/usr/local/bin and /usr/local/lib/surelog by default, use DESTDIR= for alternative locations)
For more build/test options and system requirements for building see src/README file.
The executable is located here (If not installed in:
STANDARD VERILOG COMMAND LINE:
Defines a macro and optionally its value
FLOWS OPTIONS:
compilation unit (under slpp_unit/ if -writepp used)
separate compilation units to perform diffs
if "max" is given, the program will use one thread
per core on the host
TRACES OPTIONS:
OUTPUT OPTIONS:
(all compilation units will override this file)
units will generate files under slpp_all/ or slpp_unit/)
`default_nettype in pre-processor's output