| commit | bc00d64f8d9be4c8bca7e0a10f59f76d690ac17e | [log] [tgz] |
|---|---|---|
| author | Alain Dargelas <alainmarcel@yahoo.com> | Mon Nov 18 22:05:31 2019 -0800 |
| committer | Alain Dargelas <alainmarcel@yahoo.com> | Mon Nov 18 22:05:56 2019 -0800 |
| tree | 17b2e767fa3d70551620a0966f3a66d52adab3cd | |
| parent | 149dda0e7c67b853aa9322f97958bbe0e7bdea1a [diff] |
Removed not needed parser visitor Signed-off-by: Alain Dargelas <alainmarcel@yahoo.com>
System Verilog 2017 Pre-processor, Parser
This project aims at providing a complete System Verilog 2017 front-end: a preprocessor, a parser, an elaborator for both design and testbench.
Linter, Simulator, Synthesys tool, Formal tools can use this front-end and be developed either as plugins (linked with) or use this front-end as an intermediate step of their compilation flows using the on-disk memory models (down-converter).
This project is open to contributions from any users! From the commercial vendor to the Verilog enthousiast, all are welcome.
INSTALLmake
For more build/test options and system requirements for building see src/README file.
The executable is located here:
STANDARD VERILOG COMMAND LINE:
Defines a macro and optionally its value
FLOWS OPTIONS:
compilation unit (under slpp_unit/ if -writepp used)
separate compilation units to perform diffs
if "max" is given, the program will use one thread
per core on the host
TRACES OPTIONS:
OUTPUT OPTIONS:
(all compilation units will override this file)
units will generate files under slpp_all/ or slpp_unit/)
`default_nettype in pre-processor's output