| commit | bd0d2378072d9d1734e85ea883ad0200f0eb1146 | [log] [tgz] |
|---|---|---|
| author | Alain Dargelas <5085492+alainmarcel@users.noreply.github.com> | Mon Nov 18 10:26:12 2019 -0800 |
| committer | GitHub <noreply@github.com> | Mon Nov 18 10:26:12 2019 -0800 |
| tree | da76bb4e04ddcde2face22f35aec080de33bcb0f | |
| parent | 5af1987873405e6ddf71039ec7634457a5da7e70 [diff] | |
| parent | b49d22d9a6af55213547b5104ad8c5491d044d2c [diff] |
Merge pull request #76 from hzeller/use-MAKE-variable Using $(MAKE) variable instead of hardcoding parameters.
System Verilog 2017 Pre-processor, Parser
This project aims at providing a complete System Verilog 2017 front-end: a preprocessor, a parser, an elaborator for both design and testbench.
Linter, Simulator, Synthesys tool, Formal tools can use this front-end and be developed either as plugins (linked with) or use this front-end as an intermediate step of their compilation flows using the on-disk memory models (down-converter).
This project is open to contributions from any users! From the commercial vendor to the Verilog enthousiast, all are welcome.
INSTALLmake
For more build/test options and system requirements for building see src/README file.
The executable is located here:
STANDARD VERILOG COMMAND LINE:
Defines a macro and optionally its value
FLOWS OPTIONS:
compilation unit (under slpp_unit/ if -writepp used)
separate compilation units to perform diffs
if "max" is given, the program will use one thread
per core on the host
TRACES OPTIONS:
OUTPUT OPTIONS:
(all compilation units will override this file)
units will generate files under slpp_all/ or slpp_unit/)
`default_nettype in pre-processor's output