| commit | 55913e9a1eb0be5450a79c790585e6857ea4e37c | [log] [tgz] |
|---|---|---|
| author | Alain Dargelas <5085492+alainmarcel@users.noreply.github.com> | Mon Nov 18 12:15:48 2019 -0800 |
| committer | GitHub <noreply@github.com> | Mon Nov 18 12:15:48 2019 -0800 |
| tree | d704b98ce81fb47266d0e4a8e43f2f358102daab | |
| parent | bd0d2378072d9d1734e85ea883ad0200f0eb1146 [diff] | |
| parent | dbe1e254b3a635d48375f0036d5f9e72633c08c3 [diff] |
Merge pull request #75 from hzeller/actually-use-tcmalloc Link tcmalloc (looks like that was lost converting to cmake)
System Verilog 2017 Pre-processor, Parser
This project aims at providing a complete System Verilog 2017 front-end: a preprocessor, a parser, an elaborator for both design and testbench.
Linter, Simulator, Synthesys tool, Formal tools can use this front-end and be developed either as plugins (linked with) or use this front-end as an intermediate step of their compilation flows using the on-disk memory models (down-converter).
This project is open to contributions from any users! From the commercial vendor to the Verilog enthousiast, all are welcome.
INSTALLmake
For more build/test options and system requirements for building see src/README file.
The executable is located here:
STANDARD VERILOG COMMAND LINE:
Defines a macro and optionally its value
FLOWS OPTIONS:
compilation unit (under slpp_unit/ if -writepp used)
separate compilation units to perform diffs
if "max" is given, the program will use one thread
per core on the host
TRACES OPTIONS:
OUTPUT OPTIONS:
(all compilation units will override this file)
units will generate files under slpp_all/ or slpp_unit/)
`default_nettype in pre-processor's output