| commit | c8e23d966dff39beb0682dda987395ff0bb07f38 | [log] [tgz] |
|---|---|---|
| author | Henner Zeller <h.zeller@acm.org> | Mon Nov 18 23:58:36 2019 -0800 |
| committer | Henner Zeller <h.zeller@acm.org> | Mon Nov 18 23:58:36 2019 -0800 |
| tree | 88d9a42a07c3ce2482561676a88181c610c1bb3e | |
| parent | 1b20a4a56c4b9d97b2c8d6e6e944219afd74b63b [diff] |
Remove unused Utils/HashMap.h Signed-off-by: Henner Zeller <h.zeller@acm.org>
System Verilog 2017 Pre-processor, Parser
This project aims at providing a complete System Verilog 2017 front-end: a preprocessor, a parser, an elaborator for both design and testbench.
Linter, Simulator, Synthesys tool, Formal tools can use this front-end and be developed either as plugins (linked with) or use this front-end as an intermediate step of their compilation flows using the on-disk memory models (down-converter).
This project is open to contributions from any users! From the commercial vendor to the Verilog enthousiast, all are welcome.
INSTALLmake
For more build/test options and system requirements for building see src/README file.
The executable is located here:
STANDARD VERILOG COMMAND LINE:
Defines a macro and optionally its value
FLOWS OPTIONS:
compilation unit (under slpp_unit/ if -writepp used)
separate compilation units to perform diffs
if "max" is given, the program will use one thread
per core on the host
TRACES OPTIONS:
OUTPUT OPTIONS:
(all compilation units will override this file)
units will generate files under slpp_all/ or slpp_unit/)
`default_nettype in pre-processor's output