)]}'
{
  "id": "5a6bbd6f503d66970f84b68c1d34438460256f12",
  "entries": [
    {
      "mode": 33188,
      "type": "blob",
      "id": "aadbcdcdd51512e5917e74772f92ba667c81ac0f",
      "name": ".gitignore"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "6a8462b4189ab968a98235f2095e5da6e72464ec",
      "name": "Makefile.inc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "49281f7e79e6874bf16f3b523b28adb90c0c240c",
      "name": "const2ast.cc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "dea22ee8a946f482d3a391f4570b9aab58778f67",
      "name": "preproc.cc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "0e2bead6f905a99dd1d2e146235038c18052d152",
      "name": "verilog_frontend.cc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "a7c9b2fe6ab71303f037d7c0ee5dfb2896766d76",
      "name": "verilog_frontend.h"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "4acfb414da812b0d85c3a80b7596bcf85ae710a2",
      "name": "verilog_lexer.l"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "4afd72b734b2aadebaf75d86683e8928f29b87e4",
      "name": "verilog_parser.y"
    }
  ]
}
