)]}'
{
  "id": "04485430530b3029c6c60c7b644826b2411493a7",
  "entries": [
    {
      "mode": 33188,
      "type": "blob",
      "id": "aadbcdcdd51512e5917e74772f92ba667c81ac0f",
      "name": ".gitignore"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "6a8462b4189ab968a98235f2095e5da6e72464ec",
      "name": "Makefile.inc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "49281f7e79e6874bf16f3b523b28adb90c0c240c",
      "name": "const2ast.cc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "7e107dc267b8cff6b7fbaa5c2cfac02586824243",
      "name": "preproc.cc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "058d750c394522a2911edcb43be4f75cb8872e21",
      "name": "verilog_frontend.cc"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "a7c9b2fe6ab71303f037d7c0ee5dfb2896766d76",
      "name": "verilog_frontend.h"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "c8984c2c41a404f60d9b6555c842addad7ed0bfa",
      "name": "verilog_lexer.l"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "daea3b43ab99f27cc4c014a7437edb881be438d6",
      "name": "verilog_parser.y"
    }
  ]
}
