blob: 647e3a11b1588c13156718a107ce51d57358f43b [file] [log] [blame]
`default_nettype none
// ============================================================================
module lfsr #
(
parameter WIDTH = 16, // LFSR width
parameter [WIDTH-1:0] POLY = 16'hD008, // Polynomial
parameter [WIDTH-1:0] SEED = 1 // Initial value
)
(
input wire clk,
input wire rst,
input wire ce,
output reg [WIDTH-1:0] r
);
wire feedback = ^(r & POLY);
always @(posedge clk) begin
if(rst) begin
r <= SEED;
end else if(ce) begin
r <= {r[WIDTH-2:0], feedback};
end
end
endmodule