blob: 5378aebe7d41ce05455d2ff7c8e4e91d95dc4499 [file] [log] [blame]
********************************************
* SURELOG System Verilog Compiler/Linter *
********************************************
Copyright (c) 2017-2019 Alain Dargelas,
http://www.apache.org/licenses/LICENSE-2.0
VERSION: 1.00
BUILT : Nov 13 2019
DATE : 2019-11-13.17:08:40
COMMAND: -writepp -parse -mt max -nopython -fileunit cache/synth.v rtl/timescale.v rtl/usb_phy.v rtl/usb_rx_phy.v rtl/usb_tx_phy.v +incdir+. -nobuiltin -nocache
[INFO :CM0023] Creating log file ./slpp_unit/surelog.log.
[INFO :CM0024] Executing with 4 threads.
[INFO :CM0020] Separate compilation-unit mode is on.
[ERROR:PP0101] rtl/usb_phy.v:75 Cannot open include file "timescale.v".
[ERROR:PP0101] rtl/usb_rx_phy.v:77 Cannot open include file "timescale.v".
[ERROR:PP0101] rtl/usb_tx_phy.v:75 Cannot open include file "timescale.v".
[WARNI:PA0205] cache/synth.v:1 No timescale set for "usb_phy".
[WARNI:PA0205] cache/synth.v:109 No timescale set for "usb_rx_phy".
[WARNI:PA0205] cache/synth.v:645 No timescale set for "usb_tx_phy".
[INFO :CP0300] Compilation...
[INFO :CP0303] cache/synth.v:1 Compile module "work@usb_phy".
[INFO :CP0303] cache/synth.v:645 Compile module "work@usb_tx_phy".
[INFO :CP0303] cache/synth.v:109 Compile module "work@usb_rx_phy".
[NOTE :CP0309] cache/synth.v:1 Implicit port type (wire) for "txdp",
there are 8 more instances of this message.
[NOTE :CP0309] cache/synth.v:109 Implicit port type (wire) for "RxError_o".
[INFO :EL0526] Design Elaboration...
[NOTE :EL0503] cache/synth.v:1 Top level module "work@usb_phy".
[NOTE :EL0508] Nb Top level modules: 1.
[NOTE :EL0509] Max instance depth: 2.
[NOTE :EL0510] Nb instances: 3.
[NOTE :EL0511] Nb leaf instances: 2.
[ FATAL] : 0
[ ERROR] : 3
[WARNING] : 3
[ NOTE] : 7
********************************************
* End SURELOG SVerilog Compiler/Linter *
********************************************