blob: 03a507927865a45a80aede93d9af107cc5d32cbc [file] [log] [blame] [edit]
********************************************
* SURELOG System Verilog Compiler/Linter *
********************************************
[INFO :CM0023] Creating log file ./slpp_unit/surelog.log.
[INFO :CM0024] Executing with 4 threads.
[INFO :CM0020] Separate compilation-unit mode is on.
[WARNI:PA0205] cache/synth.v:1 No timescale set for "aes".
[WARNI:PA0205] cache/synth.v:6759 No timescale set for "byte_mixcolum".
[WARNI:PA0205] cache/synth.v:6906 No timescale set for "keysched".
[WARNI:PA0205] cache/synth.v:9037 No timescale set for "mixcolum".
[WARNI:PA0205] cache/synth.v:12017 No timescale set for "sbox".
[WARNI:PA0205] cache/synth.v:12581 No timescale set for "subbytes".
[WARNI:PA0205] cache/synth.v:15275 No timescale set for "word_mixcolum".
[INFO :CP0300] Compilation...
[INFO :CP0303] cache/synth.v:1 Compile module "work@aes".
[INFO :CP0303] cache/synth.v:6759 Compile module "work@byte_mixcolum".
[INFO :CP0303] cache/synth.v:6906 Compile module "work@keysched".
[INFO :CP0303] cache/synth.v:9037 Compile module "work@mixcolum".
[INFO :CP0303] cache/synth.v:12017 Compile module "work@sbox".
[INFO :CP0303] cache/synth.v:12581 Compile module "work@subbytes".
[INFO :CP0303] cache/synth.v:15275 Compile module "work@word_mixcolum".
[NOTE :CP0309] cache/synth.v:1 Implicit port type (wire) for "data_o".
[NOTE :CP0309] cache/synth.v:6759 Implicit port type (wire) for "outx",
there are 1 more instances of this message.
[NOTE :CP0309] cache/synth.v:6906 Implicit port type (wire) for "new_key_o",
there are 3 more instances of this message.
[NOTE :CP0309] cache/synth.v:12017 Implicit port type (wire) for "data_o".
[NOTE :CP0309] cache/synth.v:12581 Implicit port type (wire) for "sbox_data_o",
there are 1 more instances of this message.
[NOTE :CP0309] cache/synth.v:15275 Implicit port type (wire) for "outx",
there are 1 more instances of this message.
[INFO :EL0526] Design Elaboration...
[NOTE :EL0503] cache/synth.v:1 Top level module "work@aes".
[WARNI:EL0505] rtl/aes.v:52 Multiply defined module "work@aes",
cache/synth.v:1 previous definition.
[WARNI:EL0505] rtl/byte_mixcolum.v:52 Multiply defined module "work@byte_mixcolum",
cache/synth.v:6759 previous definition.
[WARNI:EL0505] rtl/keysched.v:52 Multiply defined module "work@keysched",
cache/synth.v:6906 previous definition.
[WARNI:EL0505] rtl/mixcolum.v:53 Multiply defined module "work@mixcolum",
cache/synth.v:9037 previous definition.
[WARNI:EL0505] rtl/sbox.v:52 Multiply defined module "work@sbox",
cache/synth.v:12017 previous definition.
[WARNI:EL0505] rtl/subbytes.v:52 Multiply defined module "work@subbytes",
cache/synth.v:12581 previous definition.
[WARNI:EL0505] rtl/word_mixcolum.v:52 Multiply defined module "work@word_mixcolum",
cache/synth.v:15275 previous definition.
[NOTE :EL0508] Nb Top level modules: 1.
[NOTE :EL0509] Max instance depth: 4.
[NOTE :EL0510] Nb instances: 10.
[NOTE :EL0511] Nb leaf instances: 7.
[ FATAL] : 0
[ ERROR] : 0
[WARNING] : 14
[ NOTE] : 11
********************************************
* End SURELOG SVerilog Compiler/Linter *
********************************************
5.47user 0.13system 0:05.83elapsed 96%CPU (0avgtext+0avgdata 236700maxresident)k
1080inputs+1096outputs (0major+56588minor)pagefaults 0swaps